Sign Up
Log In
Log In
or
Sign Up
Places
All Projects
Status Monitor
Collapse sidebar
SUSE:SLE-12-SP2:Update
xen.7652
5afc13ae-2-x86-express-Xen-SPEC_CTRL-choice-as-...
Overview
Repositories
Revisions
Requests
Users
Attributes
Meta
File 5afc13ae-2-x86-express-Xen-SPEC_CTRL-choice-as-variable.patch of Package xen.7652
# Commit 66dfae0f32bfbc899c2f3446d5ee57068cb7f957 # Date 2018-05-16 12:19:10 +0100 # Author Andrew Cooper <andrew.cooper3@citrix.com> # Committer Andrew Cooper <andrew.cooper3@citrix.com> x86/spec_ctrl: Express Xen's choice of MSR_SPEC_CTRL value as a variable At the moment, we have two different encodings of Xen's MSR_SPEC_CTRL value, which is a side effect of how the Spectre series developed. One encoding is via an alias with the bottom bit of bti_ist_info, and can encode IBRS or not, but not other configurations such as STIBP. Break Xen's value out into a separate variable (in the top of stack block for XPTI reasons) and use this instead of bti_ist_info in the IST path. Signed-off-by: Andrew Cooper <andrew.cooper3@citrix.com> Reviewed-by: Wei Liu <wei.liu2@citrix.com> Reviewed-by: Jan Beulich <jbeulich@suse.com> --- sle12sp2.orig/xen/arch/x86/spec_ctrl.c 2018-05-23 11:08:26.000000000 +0200 +++ sle12sp2/xen/arch/x86/spec_ctrl.c 2018-05-23 11:08:36.000000000 +0200 @@ -38,6 +38,7 @@ static int8_t __initdata opt_ibrs = -1; static bool_t __initdata opt_rsb_native = 1; static bool_t __initdata opt_rsb_vmexit = 1; bool_t __read_mostly opt_ibpb = 1; +uint8_t __read_mostly default_xen_spec_ctrl; uint8_t __read_mostly default_bti_ist_info; static int __init parse_bti(const char *s) @@ -285,11 +286,14 @@ void __init init_speculation_mitigations * guests. */ if ( ibrs ) + { + default_xen_spec_ctrl |= SPEC_CTRL_IBRS; __set_bit(X86_FEATURE_XEN_IBRS_SET, boot_cpu_data.x86_capability); + } else __set_bit(X86_FEATURE_XEN_IBRS_CLEAR, boot_cpu_data.x86_capability); - default_bti_ist_info |= BTI_IST_WRMSR | ibrs; + default_bti_ist_info |= BTI_IST_WRMSR; } /* @@ -330,8 +334,6 @@ void __init init_speculation_mitigations static void __init __maybe_unused build_assertions(void) { - /* The optimised assembly relies on this alias. */ - BUILD_BUG_ON(BTI_IST_IBRS != SPEC_CTRL_IBRS); } /* --- sle12sp2.orig/xen/arch/x86/x86_64/asm-offsets.c 2018-03-28 16:33:59.000000000 +0200 +++ sle12sp2/xen/arch/x86/x86_64/asm-offsets.c 2018-05-23 11:08:36.000000000 +0200 @@ -142,6 +142,7 @@ void __dummy__(void) OFFSET(CPUINFO_xen_cr3, struct cpu_info, xen_cr3); OFFSET(CPUINFO_pv_cr3, struct cpu_info, pv_cr3); OFFSET(CPUINFO_shadow_spec_ctrl, struct cpu_info, shadow_spec_ctrl); + OFFSET(CPUINFO_xen_spec_ctrl, struct cpu_info, xen_spec_ctrl); OFFSET(CPUINFO_use_shadow_spec_ctrl, struct cpu_info, use_shadow_spec_ctrl); OFFSET(CPUINFO_bti_ist_info, struct cpu_info, bti_ist_info); DEFINE(CPUINFO_sizeof, sizeof(struct cpu_info)); --- sle12sp2.orig/xen/include/asm-x86/current.h 2018-03-28 16:33:59.000000000 +0200 +++ sle12sp2/xen/include/asm-x86/current.h 2018-05-23 11:08:36.000000000 +0200 @@ -57,6 +57,7 @@ struct cpu_info { /* See asm-x86/spec_ctrl_asm.h for usage. */ unsigned int shadow_spec_ctrl; + uint8_t xen_spec_ctrl; bool_t use_shadow_spec_ctrl; uint8_t bti_ist_info; --- sle12sp2.orig/xen/include/asm-x86/spec_ctrl.h 2018-03-28 16:33:59.000000000 +0200 +++ sle12sp2/xen/include/asm-x86/spec_ctrl.h 2018-05-23 11:08:36.000000000 +0200 @@ -27,6 +27,7 @@ void init_speculation_mitigations(void); extern bool_t opt_ibpb; +extern uint8_t default_xen_spec_ctrl; extern uint8_t default_bti_ist_info; static inline void init_shadow_spec_ctrl_state(void) @@ -34,6 +35,7 @@ static inline void init_shadow_spec_ctrl struct cpu_info *info = get_cpu_info(); info->shadow_spec_ctrl = info->use_shadow_spec_ctrl = 0; + info->xen_spec_ctrl = default_xen_spec_ctrl; info->bti_ist_info = default_bti_ist_info; } --- sle12sp2.orig/xen/include/asm-x86/spec_ctrl_asm.h 2018-03-28 16:33:59.000000000 +0200 +++ sle12sp2/xen/include/asm-x86/spec_ctrl_asm.h 2018-05-23 11:08:36.000000000 +0200 @@ -21,7 +21,6 @@ #define __X86_SPEC_CTRL_ASM_H__ /* Encoding of the bottom bits in cpuinfo.bti_ist_info */ -#define BTI_IST_IBRS (1 << 0) #define BTI_IST_WRMSR (1 << 1) #define BTI_IST_RSB (1 << 2) @@ -285,12 +284,9 @@ setz %dl and %dl, STACK_CPUINFO_FIELD(use_shadow_spec_ctrl)(%r14) - /* - * Load Xen's intended value. SPEC_CTRL_IBRS vs 0 is encoded in the - * bottom bit of bti_ist_info, via a deliberate alias with BTI_IST_IBRS. - */ + /* Load Xen's intended value. */ mov $MSR_SPEC_CTRL, %ecx - and $BTI_IST_IBRS, %eax + movzbl STACK_CPUINFO_FIELD(xen_spec_ctrl)(%r14), %eax xor %edx, %edx wrmsr
Locations
Projects
Search
Status Monitor
Help
OpenBuildService.org
Documentation
API Documentation
Code of Conduct
Contact
Support
@OBShq
Terms
openSUSE Build Service is sponsored by
The Open Build Service is an
openSUSE project
.
Sign Up
Log In
Places
Places
All Projects
Status Monitor